

| Course Title:             | Low Power Digital Integrated Circuits |  |
|---------------------------|---------------------------------------|--|
| Course Number:            | ELE 734                               |  |
| Semester/Year (e.g.F2016) | F2022                                 |  |
|                           |                                       |  |
| Instructor:               | Dr. Andy Ye                           |  |
|                           |                                       |  |
|                           |                                       |  |

| Assignment/Lab Number: | 4                     |
|------------------------|-----------------------|
| Assignment/Lab Title:  | CMOS 1-bit full adder |

| Submission Date: | November 30, 2022 |
|------------------|-------------------|
| Due Date:        | November 30, 2022 |

| Student LAST Name | Student FIRST Name | Student Number | Section | Signature* |
|-------------------|--------------------|----------------|---------|------------|
| Youssef           | Helana             | 500766171      | 1       | H.Y.       |
|                   |                    |                |         |            |
|                   |                    |                |         |            |

<sup>\*</sup>By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="http://www.ryerson.ca/senate/current/pol60.pdf">http://www.ryerson.ca/senate/current/pol60.pdf</a>

# Table of contents

| Introduction    | 3 |
|-----------------|---|
|                 |   |
| Adder schematic | 3 |
|                 |   |
| Conclusion      | 3 |
|                 |   |
| Pre-Lab         | 5 |

#### Introduction:

The objective of this lab was to put in place a 1-bit full adder. The logical effort method will be used to size the complete adder to drive a big output capacitance at its sum output. A random stream of bits will be used as input to test the adder's performance, and the worst-case delay will be simulated. Unfortunately, due to some time constraints on my end I was not able to complete this lab. Below id what I have been able to do for this lab. I am hoping for any marks that can be given here.

#### Schematic of Adder:



### Conclusion:

The lab was not completed, I am just hoping for any part marks that can be given here.

## Pre-Lab:

[[ +34: Pre-Lab 4

1- 16+ full odder

| A | B | C.10 | 5   | Cour |
|---|---|------|-----|------|
| 0 | 0 | 0    | 0   | Cour |
|   | 0 |      | 1.  | 0    |
| 0 | 1 |      | 1 1 | 0    |
|   |   |      | G   |      |
| 0 |   |      | 11  | O    |
| 1 | C |      | 0   | 1.   |
| 1 | G |      | 0   | 1    |
|   |   | 1    | ı   | 1    |



S = AB cin+AB cin + AB cin + AB (in = cin (AB+AB) + cin (AB+AB) S = (ABB) + cin



Cout = AB + Acin + BC





#Still enorting on understanding question a

2- logic effort method:

$$\hat{f} = f \hat{\pi}$$

$$\hat{f} = F \hat{\pi}$$

$$N = \log_{10} E$$

$$E = GBH$$

$$N = \log_{10} E$$

$$\text{Tracefore So 1 71} = 121E$$



Logical effort method in full adder:

() Number of Stages = 2

N-3

(ii) Parasitic delay along } , P = 4+4 = 8 [Parastic delay & xor get is 4]

since delay D, is not given, so assuming a delay of 165

Then electrical effort, 
$$H = \frac{f}{GB}$$

$$= \frac{16}{16x1} = 1$$

Then gote = ze Cin = 
$$\frac{\text{Cont}}{H}$$

$$= \frac{121}{1}$$

$$= 121F$$